

# Formality: Recognizing and Addressing Verification Problems in the UPF Flow in 2011.09

Bob Hatt
Formality CAE
September 2011

#### CONFIDENTIAL INFORMATION

The following material is being disclosed to you pursuant to a non-disclosure agreement between you or your employer and Synopsys. Information disclosed in this presentation may be used only as permitted under such an agreement.

#### **LEGAL NOTICE**

Information contained in this presentation reflects Synopsys plans as of the date of this presentation. Such plans are subject to completion and are subject to change. Products may be offered and purchased only pursuant to an authorized quote and purchase order. Synopsys is not obligated to develop the software with the features and functionality discussed in the materials.

### **Objective**

To give you skills to understand and debug low power UPF verifications in Formality.

#### **Agenda**

- Part 1: Low Power Static Verification and Library Requirements
- Part 2: Verification and Debugging in Formality
- Part 3: Resolving Common Issues

#### **Agenda Part 1**

- Part 1: Low Power Static Verification and Library Requirements
  - Formality and MVRC
  - Library cell requirements
  - Formality Library Checker
  - Consequences of Incomplete Models
- Part 2: Verification and Debugging in Formality
- Part 3: Resolving Common Issues

#### Formality and MVRC

#### Complementary Tools for Low Power Checking

- Formality checks for functional equivalence between two designs
  - Example: Functional comparison of post layout PG netlist to the original low power design specification (RTL+UPF)
- MVRC checks for adherence to MV rules and power intent specification for a single design
  - MV Rules Examples: level shifter or isolation cell missing, level shifter / isolation cell interchange, illegal routing/placement, polarity of isolation signal
  - Power Intent Examples: check power up/down sequence,
     Validate control signal networks

Together, these tools provide the <u>essential</u> checks for MV and power gated designs

## Formality Detects Functional Differences

- Both the RTL and Gates designs are properly isolated
- Formality will show a functional difference because the "OR" function in the RTL has changed to "AND" in the Gates



#### **MVRC - Low Power Rule Checks**

#### Power Consistency Check

 Validate power-intent to ensure it defines necessary policies across all power-modes

#### Library Check

 Ensure library contains cells necessary to implement the power-intent and the right cells get eventually inserted into the design

#### Architectural Check

 Ensures necessary and sufficient low-power structures are present in UPF+Design

#### Structural Check

 Ensures functionality of low-power structures in the design is consistent with power-intent (UPF) and cell library

#### Functional Check

 Ensures power domain partitions do not lead to functional errors in the design

#### PG Check

 Ensures power/ground pin connectivity in post-layout design is consistent with power-intent (UPF) and cell library

#### Transistor Check

 Ensures accurate structural checks based on transistor level schematic of cells

# Formality in the Synopsys Low-Power Flow

- RTL +UPF
  - Simulated with MVSIM
  - Checked with MVRC
- DC netlist can be Verilog or DDC
- UPF' must be from DC save\_upf
- ICC netlist can be pg\_netlist (recommended) or netlist+UPF"
- Technology libraries
  - Library cells with power pins and power-down functions



#### **UPF Effects on Verification**

- Extends functional equivalency checking to include power effects on logic function
- Connects supply rails to power/ground pins
- Powers-down cell outputs and sequential elements
- Matches IEEE-1801 (UPF) simulation semantics
- Drives X into circuit using power-down functions triggered by power and ground pins

# Power down inserts X into the design



## **Library Requirements**

- Liberty attributes
  - related\_power
  - related\_ground
  - pg\_pin
  - power\_down\_function
- Retention Register Models
- Liberty Syntax Example
- Verilog Syntax Example

### **Retention Register Modelling**

- IEEE 1801 generic retention behavior modifies the clocked process and specifies a second process (balloon latch) to save/restore state.
- UPF should map to a retention cell model that has the same behavior (flop+balloon latch) that the RTL has.
- Analzye\_points will detect retention models that are missing the balloon latch.

## **Liberty Syntax for PG Pins/PDF**

```
PG Pin syntax:
pg_pin (VDD) {
    voltage_name : "V";
    pg_type : "primary_power";
}
pg_pin (VSS) {
    voltage_name : "VSS";
    pg_type : "primary_ground";
}
```

```
Power down function syntax for flip-flop/latch:

ff (IQ,IQN) {
    clocked_on : "CLK";
    next_state : "D";
    clear : "RSTB'";
    power_down_function : "!VDD + VSS";
}
```

#### Power down function syntax for an output pin:

```
pin (Z) {
    related_power_pin : "VDD";
    related_ground_pin : "VSS";
    power_down_function : "!VDD + VSS";
    function : "!(IN2*IN1)";
    ...
```

#### **Verilog Models with PG Pins**

```
module AN2 (A, B, Z, VDD, VSS);
                                                            pg_pin attributes match
input A,B;
                                                            the Liberty attributes
output Z;
(* pg_type = "primary power" *) input VDD;
(* pg type = "primary ground" *) input VSS;
wire poweron = VDD & !VSS;
                                      module HDRSWITCH (VDD, VSS, TVDD, EN, ENOUT);
assign Z = poweron ? (A & B) : 1'bx;
                                      input EN;
                                      output ENOUT; 🗸
endmodule
                                      (* pg type = "primary power" *) input VDD;
                                      (* pg type = "internal power" *)output TVDD;
                                      (* pg type = "primary ground" *) input VSS;
                                      wire poweron = VDD & !VSS;
        power down
                                     assign ENOUT = poweron ? (EN) : 1'b0;
        functionality
                                      assign TVDD = (poweron & EN) ? VDD : 1'b0;
                                      endmodule
```

# Formality Library Verification Mode for Power Aware Cells (F-2011.09)

```
module AN2(A, B, Z, VDD, VSS);
input A,B;
output Z;
(* pg_type = "primary_power" *) input VDD;
(* pg_type = "primary_ground" *) input VSS;
wire poweron = VDD & !VSS;
assign Z = poweron ? (A & B) : 1'bx;
endmodule
cell (AN2)
pg_pin
```

```
cell (AN2)
   pg_pin (VDD) {
    ...
   pin (Z) {
    related_power_pin : "VDD";
    related_ground_pin : "VSS";
   power_down_function : "!VDD + VSS";
   function : " A * B ";
    ...
```

### Formality Library Verification Mode for Power Aware Cells

Verify power aware Verilog models against
 .db versions

```
    library verification VERILOG PWRDB
```

- library\_verification PWRDB\_VERILOG
- Verify power aware .db models
  - library\_verification DB\_DB
    - Verifies both non power and power designs
    - Reports include unmatched (power) designs

## Macro (RAM) Cells



**Predictable Success** 

#### **Macro Cells with Internal Switches**

internal pg\_pin, related\_power\_pin(s) , power\_down\_function(s) œH0 pg pin (VDDPI) pg type : internal power; pin (I1[3:0]) direction : internal: related power pin : VDDPI; voltage name : VDDPI; related ground pin : VSS; switch function : "CE1"; pg function : "VDD" ;

#### **Low Power Library Checker**

#### How to Spot an Incomplete Model

- Low power libraries may contain cells that have incorrect or incompletely modeled power behavior.
  - Unread power/ground pins
  - Missing power down functionality on flip-flops or output pins
  - Inconsistent pin directions
  - Missing or invalid switch function
  - Retention cells missing balloon latch

#### Low Power Library Checker

#### Library Checker Summary

Example transcript from log file (after set\_top)

- For more details on each cell use
  - report\_libraries -defects all
  - report\_libraries -defects errors

### Low Power Library Checker Library Checker Summary

#### Example transcript from log file (after load\_upf)

Warning: 389 unlinked power cell(s) with no power down function on an ff or latch.

Warning: 19 linked power cell(s) with no power down function on an ff or latch.

\*\*\*\*\*\*\*\*\*\*\*\*

#### Low Power Library Checker

#### Detailed reports

```
TECH LIB - r:/SAED90NM MAX HTH
Library Cell / Defect List
                               Attributes
AOBUFX1#PWR
                                u
  port VDD: unread pg pin
AOBUFX2#PWR
                                11
  port VDD: unread pg pin
AOBUFX4#PWR
                                11
  port VDD: unread pg pin
AODFFARX1#PWR
                                 su
  port VDD: unread pg pin
DFFARX1#PWR
                                 su
  cell *dff.00* : no power down function : copied from Q/QN
DFFARX2#PWR
  cell *dff.00* : no power down function : copied from Q/QN
```

### **Low Power Library Checker**

- Let FM attempt to fix common issues
  - set hdlin\_library\_auto\_correct true
  - To allow progress while library model is being fixed.
- Make library errors cause set\_top or load\_upf to fail

```
- set hdlin_library_ignore_errors true
```

### Consequences of Incomplete Models

- Worst case
  - Verification succeeds when it should not
- Best Case
  - Verification succeeds because the cell is connected to the correct supplies and never turns off incorrectly.
  - Verification fails
    - Hard to debug missing power down functions
- Pay attention to library checker Error and Warning messages.

# Verification SUCCEEDED because of a missing a power\_down\_function



# Logic cones inside of technology cells



#### **Summary**

Low Power Static Verification and Library Requirements

- Run MVRC to check the quality of the UPF
- Simulate the design (MVSIM)
- Fix Libraries
  - pg\_pin, power\_down\_function etc.
- Low Power Library Checks
  - report\_libraries -defects <all | error>
  - optionally autocorrect library cells
    - set hdlin\_library\_auto\_correct true

# SYNOPSYS®

**Predictable Success** 



#### **Agenda**

- Part 1: Low Power Static Verification and Library Requirements
- Part 2: Verification and Debugging in Formality
- Part 3: Resolving Common Issues

#### **UPF** related issues in Verification

- UPF Effects on Verification
  - New variable settings in 2011.09
- Different Flavors of UPF
- Failure Symptoms
- Debugging techniques

#### **UPF Effects on Verification**

- Extends functional equivalency checking to include power effects on logic function
- Matches IEEE-1801 (UPF) simulation semantics
  - Drives logic X into circuit when a domain/cell is powered off.
- Connects supply nets to power/ground pins
- Powers down cell outputs and sequential elements using power down functions
  - triggered by power and ground nets

## All Supplies are Forced on by Default

- In Formality 2011.09 the variable
   verification\_force\_upf\_supplies\_on
   defaults to value true
  - In previous versions default value was "false"
- Verification runs faster out of the box
- Allows detection of non-power related flow/optimization issues more quickly
- This is only a partial verification result! Set this variable to false to get a complete verification of all power states

# Formality Inserts Cutpoints at the Power Domain Boundary

- New variable in 2011.09
  - verification\_insert\_upf\_isolation\_cutpoints true
- Improves verification performance by reducing verification complexity
- Prevents X from escaping a power off domain into a power on domain
  - Reduces failures due to X propagation differences

# Look at the Verification Results ATTENTION Messages

verification\_insert\_upf\_isolation\_cutpoints true

```
************

Verification FAILED

ATTENTION: 8 failing PDCut compare point(s)

represent UPF power domain boundary differences.

UPF power domain boundary verification is enabled by the variable verification_insert_upf_isolation_cutpoints.
```

| Matched Compare Points                           | BBPin | Loop | BBNet | Cut | Port    | PDCut  | DFF     | LAT    | TOTAL    |
|--------------------------------------------------|-------|------|-------|-----|---------|--------|---------|--------|----------|
| Passing (equivalent)<br>Failing (not equivalent) | 0     | 0    | 0     | 0   | 32<br>0 | 0<br>8 | 33<br>5 | 0<br>0 | 65<br>13 |

verification force upf supplies on true

ATTENTION: Verification was run with all UPF supplies constrained to their ON state.

This is only a partial verification result as it does not cover all operational states.

# Formality Supports the Synopsys Low Power Design Flow

- Formality supports the UPF commands allowed in the Synopsys Low Power UPF flow.
- New for 2011.09
  - set\_isolation –location fanout
  - query\*/find\_objects commands
  - create\_logic\_net/create\_logic\_port, connect\_logic\_net

## Neapolitan UPF Chocolate, Strawberry, Pistachio

- UPF (Chocolate)
  - Implement all UPF constructs (like simulation)
- UPF' (Strawberry)
  - #Create by Design Compiler ...
  - Implement supplies and switches
  - Do not implement isolation/retention
- UPF" (Pistachio)
  - #Created by IC Compiler ...
  - Implement supplies
  - Used by PrimeTime and other tools.
- PG Netlist (Vanilla)
  - Nothing to implement, it is all explicit in the netlist



Predictable Success

### Messages from load\_upf

#### RTL+UPF

```
Loading upf file 'test.upf'
Info: load_upf: /u/.../training2011/example3/test.upf: implementing all UPF constructs.
Info: load_upf: implemented 0 retention registers and 0 isolation cells.
Info: load_upf: completed.
```

- UPF' (#Generated by Design Compiler ...)
  - Info: load\_upf: /u/.../training2011/example3/test.mapped.upf Generated by Design Compiler(E-2010.12) on Tue Jan 18 09:52:21 2011, implementing supply network and connecting retention and isolation supplies.
- UPF" (#Generated by IC Compiler ...)

```
Info: load_upf: /u/.../training2011/example3/test.icc.upf: Generated by IC Compiler(E-2010.12) on Tue Jan 4 21:23:10 2011, connecting primary supplies.
```

## **Failure Symptoms**

- Failing patterns show X differences at compare point
  - CutPin, Primary output, Black box inputs,
     Registers
  - Something in the netlist is powered off causing X to propagate
- Failing patterns show 1/0 differences at the compare point
  - maybe not a power-off related problem.

## Pattern Window UPF cones are unusual



# Matched point window can also quickly pinpoint X on hierarchical pins



#### **Best UPF Cone Schematic View**



**Predictable Success** 

### Ungroup to Look Inside a Block



## Finding Sources of X





### **Separate Power and ISO Controls**

X propagates through ISO cell



## Power Domain Boundary Cutpoints

#### PDCUT CutPins

Cutpins show up in the logic cone schematics



## **Power Domain Boundary Cutpoints**

#### Compare Points

CutPin compare points show up in the reports

| Failing Points Passing Points Aborted Points Unverified Points Probe Points Analyses |        |                        |      |                        |      |     |      |
|--------------------------------------------------------------------------------------|--------|------------------------|------|------------------------|------|-----|------|
|                                                                                      | Туре   | Reference              | Size | Implementation         | Size | +/- |      |
| 7                                                                                    | DFF    | add1/sum_preiso_reg[6] |      | add1/sum_preiso_reg[6] |      |     |      |
| 8                                                                                    | DFF    | add1/sum_preiso_reg[7] |      | add1/sum_preiso_reg[7] |      |     |      |
| 9                                                                                    | CutPin | add2/sum[0]            |      | add2/sum[0]            |      |     |      |
| 10                                                                                   | CutPin | add2/sum[1]            |      | add2/sum[1]            |      |     |      |
| 11                                                                                   | CutPin | add2/sum[2]            |      | add2/sum[2]            |      |     |      |
| 12                                                                                   | CutPin | add2/sum[3]            |      | add2/sum[3]            |      |     |      |
| 13                                                                                   | CutPin | add2/sum[4]            |      | add2/sum[4]            |      |     |      |
| 14                                                                                   | CutPin | add2/sum[5]            |      | add2/sum[5]            |      |     |      |
| 15                                                                                   | CutPin | add2/sum[6]            |      | add2/sum[6]            |      |     |      |
| 16                                                                                   | CutPin | add2/sum[7]            |      | add2/sum[7]            |      |     |      |
| 17                                                                                   | DFF    | add2/sum_preiso_reg[0] |      | add2/sum_preiso_reg[0] |      |     |      |
| 18<br>•                                                                              | DFF    | add2/sum preiso rea[1] |      | add2/sum preiso rea[1] |      | •   | الحر |

## **Hiding Supply Nets**





### **GUI Prefs simplify setup**



### **X** Differences

- If you see an X difference at a compare point when you are have set verification\_force\_upf\_supplies\_on true
  - You probably have a model with a bad power down function (nothing should be off)
  - Or something is undriven.



# Looking inside tech cells checking the power down function





# Looking inside tech cells checking the power down function



## Verification and Debugging Summary

- New variable values in Formality 2011.09
  - force all supplies on by default
  - insert cutpoints at power domain boundary
- Pattern Window
  - Look for supplies are on/off
- Match points window
  - Quickly find which hierarchical boundaries are X
- Cone schematics
  - coloring, grouping, hiding supplies ...

## SYNOPSYS®

**Predictable Success** 

### **Agenda**

- Part 1: Low Power Static Verification and Library Requirements
- Part 2: Verification and Debugging in Formality
- Part 3: Resolving Common Issues

### **UPF** related issues in Verification

- Errors during load\_upf
- Top level (and block level) port related supply assumptions in synthesis
- Retention Register models
- Test Insertion
- Handling IC Compiler designs
- ...

# Power State Table Defines the Legal Power States

Poorly written port states

```
add port state VDDadd -state {ADD1 ON 1.1}
add port state VDDadd -state {ADD1 OFF 0.0} ←
add port state VDD -state {TOP ON 1.1}
add port state VDD -state {TOP OFF 0.0}
add port state VSS -state {GND off} ←
                                                            VSS}
create pst TOP PST -supplies
                                         {VDD
                                                 VDDadd
add pst state allon -pst TOP PST -state {TOP ON
                                                 ADD1 ON
                                                            GND }
add pst state addoff -pst TOP PST -state {TOP ON
                                                  ADD1 OFF
                                                            GND }
add pst state alloff -pst TOP PST -state {TOP OFF
                                                 ADD1 OFF
                                                            GND }
```

 Usually indicates the design has not been simulated.

# Power State Table Defines the Legal Power States

```
add_port_state VDDadd -state {ADD1_ON 1.1}
add_port_state VDDadd -state {ADD1_OFF off}
add_port_state VDD -state {TOP_ON 1.1}
add_port_state VDD -state {TOP_OFF off}
add_port_state VSS -state {GND 0.0}

create_pst TOP_PST -supplies {VDD VDDadd VSS}
add_pst_state allon -pst TOP_PST -state {TOP_ON ADD1_ON GND}
add_pst_state addoff -pst TOP_PST -state {TOP_ON ADD1_OFF GND}
add_pst_state alloff -pst TOP_PST -state {TOP_OFF ADD1_OFF GND}
```

### **Parallel Resolved Supply Nets**

 You have two switches driving the same supply net.



## **Parallel Resolved Supply Nets**

UPF

```
create_supply_net VDDI -resolve parallel
...
create_power_switch vddswl -domain TOP -output_supply {vout VDDI} \
    -input_supply_port {vin VDD1} -control_port {en vddlen}
    -on_state {vddlon vin {en}}
create_power_switch vddsw2 -domain TOP -output_supply {vout VDDI} \
    -input_supply_port {vin VDD2} -control_port {en vdd2en}
    -on_state {vdd2on vin {en}}
```

 FM issues this Error message because Formality cannot verify the supply voltages are the same.

```
Error: load_upf: parallel-resolved supply net /VDDI has different root drivers; can't verify voltage semantics.
```

- If the nets are truly parallel driven
  - set upf\_warn\_on\_failed\_parallel\_resolved\_check true

### Check for drivers on (supply) nets

New commands in 2010.12-SP1

- Useful for checking your Design+UPF.
- Use on the PG netlist from ICC.
- report\_multidriven\_nets/report\_undriven\_nets

```
- report_multidriven -substring "VDD"
```

```
- report undriven -substring "VDD"
```

```
2 Multiply driven nets:
...
Net r:/WORK/top/VDD
Drivers (3)
    r:/WORK/and_multi/vddsw1/OUT
    r:/WORK/and_multi/vddsw2/OUT
    r:/WORK/top/mid/out (inv) (TECH WORK)
```

### **Black Box Supply Pins**

### Connecting to inout pins

 Instantiated power cells require specific connect\_supply\_net commands in the UPF. (e.g. pad cells)

```
Error: load_upf: /home/testcase/design.dc.upf, line 147:
connect_supply_net: UPF receiver supply port
/top/pads/pad_inst23/VDD12 would drive supply net
/top/VDD12 contrary to declared direction; can't connect.
```

- Logical pin direction for supply ports in IN
  - Fix the library model
  - In Formality use the command set direction
    - set\_direction -shared -type pin /libname/cell#PWR/pin IN

## **Top Level Port Assumptions**

- By default Design Compiler assumes the when you do compile\_ultra the top level ports are driven(and read) by the top level domain UPF supply
- The following UPF command will make that assumption explicit for all tools in the flow.

```
- set_port_attribute -elements {.} -attribute \
    related supply default primary true
```

## **Top Level Port Assumptions**Related Supply Nets

set\_port\_attribute -elements {.} -attribute \
 related\_supply\_default\_primary true



### **Failures at Black Box Pins**





### **Failures at Black Box Pins**

set\_related\_supply\_net

set\_related\_supply\_net -object {add2/reset} -power VDD -ground VSS



### **Failures at Black Box Pins**

#### Causes and solutions

- Macro cells models need related power pin info
  - Update macro cell .lib/.db with related power/ground pin information
- For true black boxes, you can use set set\_related\_supply\_net in the UPF on specific objects
  - Black box pin functional pin
  - set\_related\_supply\_net -object\_list {add2/reset}\
     -power VDD -ground VSS
  - set\_related\_supply\_net -object\_list {reset} \
     -power VDD -ground VSS
- Black Box power supply pin real problem?

### Retention Register Issues

UPF set\_retention effects

- RTL + UPF infers a second process for each retained flip-flop which infers a latch.
- Technology cell models should also have a flip-flop+latch to match the RTL+UPF
- You will see verification failures if you have invalid retention register models
  - analyze\_points
- Check Solvnet for the latest articles on handling Retention Registers

## Formality RTL+UPF Retention Flop

#### Inferred Model Structure



### Retention Register Issues

Liberty function for flop+latch retention cell

Matches the structure of RTL+UPF

```
ff (IQ, IQN) {
     clocked on : "CLK";
     next state : "D";
     clear : "!RSTB + (!CLK & (!RETN & !IQ2))";
     preset : " (!CLK & (!RETN & IQ2))";
     clear preset var1 : L;
     clear preset var2 : H;
     power down function : "!VDD + VSS";
latch (IQ2,IQ2N) {
     enable : "RETN";
     data in : "IQ";
    power down function : "!VDDG + VSS";
```

### **Retention Register Issues**

- Instantiated clock gate cells in RTL+UPF will get retained.
  - The UPF should use
    set\_retention -no\_retention...
  - If you cannot modify the UPF use the variable set upf\_use\_additional\_db\_attributes true
- Retiming of retention devices not yet supported

## **Non-Synopsys Test Insertion**

in the Synopsys flow



### **Non-Synopsys Test Insertion**

#### Test Port UPF

 Read in a top level UPF which loads the UPF' and new test port isolation strategies

```
fm_shell> load_upf -r top.upf
```

```
##### top.upf
load_upf design.mapped.upf
load_upf new_ports_to_isolate.upf
```

```
##### new_ports_to_isolate.upf
set_isolation eco1 -domain PD_adder2 -isolation_power_net VDDiso \
    -isolation_ground_net VSS -clamp_value 0 -elements {add2/sum[0]}
set_isolation_control eco1 -domain PD_adder2 -isolation_signal \
    ctrl1/ISO_add -isolation_sense high -location self
```

new isolation strategy

hierarchal ports to isolate



#### Inconclusive verifications

- Use analyze points
- Check the svf guidance summary report
- What were the results with

```
verification force upf supplies on true ?
```

- Loading UPF can affect svf processing
  - Rejected svf can cause inconclusive results
  - Check the svf guidance summary report and compare with the all supplies on report
  - File a STAR if loading UPF caused svf rejections (and an inconclusive verification)

## Handling designs from IC Compiler Supply0/Supply1 in ICC PG Netlist

- When writing out the PG netlist verilog
  - You don't want supply0/supply1 statements for verification or simulation

```
output tbo_DATA__0;
input VSS;
input VDD_SW;

supply0 VSS;
supply1 VDD_SW;
```

```
## For comparison with a Design Compiler netlist, the option -diode_ports is removed
write_verilog -no_physical_only_cells -pg -supply_statement none
$RESULTS DIR/$DESIGN NAME.output.pg.dc.v
```

## Reading UPF" from IC Compiler

Errors during load\_upf with UPF"

```
Error: load_upf: /home/test/top_after_icc.upf, line 43:
   add_port_state: port /SW3/VDD does not exist.
```

- Addressed in IC Compiler and Formality 2011.09-SP1
- Workaround for earlier versions
  - in the UPF" change the switch (and pin) name in the add\_port\_state command to the name of one of the implemented switches (and pin) in the ICC netlist

## Handling designs from IC Compiler

PG netlist vs. PG netlist

- Formality Symptom: Failing points in a power state that is not legal.
  - Clock gating (changes) can cause X to move to D and CLK pins
- All power states are verified (no UPF is read) causing illegal combinations of power up/down
  - User defined constraints to mimic power state table can eliminate these failures in unreachable states.

#### **Hierachical Flows**

- Each hierarchical block should have its own upf. The upf should be self contained.
  - do not reference objects outside the design
  - no set\_isolation -location fanout/parent
- The top level upf should use connect\_supply\_net to connect to lower level blocks
- In 2011.09 UPF support includes create\_logic\_net/port, connect\_logic\_net

# Additional Formality Flow support Non-UPF MV flows

- You can load a design that already has primary ports connected to cell PG pins
  - set hdlin\_allow\_partial\_pg\_netlist true
- UPF in ref has some/no isolation, Isolation cells are inserted in ICC
  - Set constants on isolation controls
  - Single point verify the isolation control signals/registers

### Other Possible Issues using UPF Known FM issues as of 2011.09

- If you have properly set constants to disable the scan paths and you have lockup latches that fail then
  - Likely a Formality bug. Please file a STAR
- set verification\_clock\_gate\_edge\_analysis true may cause erroneous failures when using UPF
  - Should be resolved in 2011.09-SP2

## Other Issues using Formality variables

what is the difference between these two variables

- upf\_derive\_pst\_constraints = "true"
  - Formality will automatically constrain away states that violate the PST. (without this you may get failing points that can never be reached)
- upf\_derive\_supply\_constants = "true"
  - If a supply in the PST is on/off in every possible state, formality will set it to a constant.
  - You may see only constants driving that net, it will no longer be a cone input!
  - Often happens with VSS. (value c1 in the cones)

## **Resolving Common Issues Summary**

- Errors during load\_upf
- Top level (and block level) port related supply assumptions in synthesis
- Retention Register models
- Test Insertion
- Handling IC Compiler designs
- Hierarchical Flows

Read the new upf

## SYNOPSYS®

**Predictable Success** 

